Blank Cover Image

Layout rule trends and effect upon CPU design (Invited Paper) [6156-02]

Author(s):
Webb, C. ( Intel Corp. (USA) )  
Publication title:
Design and process integration for microelectronic manufacturing IV : 23-24 February, 2006, San Jose, California, USA
Title of ser.:
Proceedings of SPIE - the International Society for Optical Engineering
Ser. no.:
6156
Pub. Year:
2006
Page(from):
615602
Pub. info.:
Bellingham, Wash.: SPIE - The International Society of Optical Engineering
ISSN:
0277786X
ISBN:
9780819461995 [0819461997]
Language:
English
Call no.:
P63600/6156
Type:
Conference Proceedings

Similar Items:

Yang, J., Capodieci, L., Sylvester, D.

SPIE - The International Society of Optical Engineering

Liebmann, L.W., Northrop, G.A., Culp, J., Sigal, L., Barish, A., Fonseca, C.A.

SPIE-The International Society for Optical Engineering

C. Webb

Society of Photo-optical Instrumentation Engineers

Gauger, C. M.

SPIE-The International Society for Optical Engineering

Jhaveri, T., Pileggi, L., Rovner, V., Strojwas, A. J.

SPIE - The International Society of Optical Engineering

Gauger, C. M.

SPIE-The International Society for Optical Engineering

4 Conference Proceedings History of FLIR testing (Invited Paper)

Webb, C.M.

SPIE-The International Society for Optical Engineering

10 Conference Proceedings Annotated layout optimization [6156-05]

Thiele, J., Kahle, R.

SPIE - The International Society of Optical Engineering

Webb, J. E.

SPIE - The International Society of Optical Engineering

Yang,C.

SPIE-The International Society for Optical Engineering

6 Conference Proceedings Design-friendly DFM rule [6156-20]

Osawa, M., Minami, T., Futatsuya, H., Asai, S.

SPIE - The International Society of Optical Engineering

Boyd, S., Kim, S.-J., Patil, D., Horowitz, M.

SPIE - The International Society of Optical Engineering

1
 
2
 
3
 
4
 
5
 
6
 
7
 
8
 
9
 
10
 
11
 
12